# NTE74105 Integrated Circuit TTL – Gated J–K Master–Slave Flip–Flop #### **Description:** The NTE74105 is a gated J–K master–slave flip–flop in a 14–Lead plastic DIP type package that features a buffered clock input, direct preset and clear, gated J and K inputs, and a common JK input. The clock buffer offers typical TTL high noise immunity, low clock–line loading, and, in most cases, eliminates the need for stringent control of system–clock rise and fall times. When activated, the direct preset and clear inputs control the state of both the master and slave flip–flops independent of the clock and synchronous–input–states. Gated inputs may be used to perform a wide variety of control functions without the need for external gates, and the common JK input simplifies hardware design for applications utilizing a single gate–control source. Due to the internal clock buffer, the JK input gates accept data when the clock line is low, and transfer of data from the master to the slave occurs during he clock–line transition from the low state to the high state. When the clock line is high, the data inputs are inhibited. The NTE74105 offers an inverting data input to each of the J and K input gates for additional control flexibility. As the input setup and hold times are not lengthened, this circuit permits operation at higher toggle rates. #### Features: - Buffered Clock Input - Direct Preset and Clear - Common JK Gate Input #### Absolute Maximum Ratings: (Note 1) | Supply Voltage, V <sub>CC</sub> | 8V | |---------------------------------------------|----------------| | Input Voltage, V <sub>IN</sub> | 5.5V | | Voltage Applied to Any Output (Note 2) | 5.5V | | Operating Temperature Range, T <sub>A</sub> | 0°C to +70°C | | Storage Temperature Range, T <sub>stg</sub> | 65°C to +150°C | - Note 1. Voltage values are with respect to network ground terminal. - Note 2. This rating applied at the Q output with preset held low and at the $\overline{Q}$ output with clear held low. ### **Recommended Operating Conditions:** | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------|-----------------|------|-----|------|------| | Supply Voltage (Note 1) | V <sub>CC</sub> | 4.75 | 5.0 | 5.25 | V | | High-Level Input Voltage | V <sub>OH</sub> | 2 | _ | - | V | | Low-Level Input Voltage | V <sub>OL</sub> | _ | - | 0.8 | V | | High-Level Output Current | I <sub>OH</sub> | _ | _ | -1 | mA | | Low-Level Output Current | I <sub>OL</sub> | _ | _ | 16 | mA | | Pulse Duration (Note 3)<br>CLK Low-Level | t <sub>w</sub> | 15 | _ | _ | ns | | PRE and CLR | | 20 | _ | _ | ns | | Setup Time for High-Level Data (Note 3, Note 4) | t <sub>su</sub> | 10 | _ | _ | ns | | Release Time for Low-Level Data (Note 3, Note 5) | t <sub>h</sub> | - | _ | 1 | ns | | Operating Temperature Range | T <sub>A</sub> | 0 | - | +70 | °C | - Note 1. Voltage values are with respect to network ground terminal. - Note 3. These conditions are recommended at $V_{CC} = 5V$ , $T_A = +25$ °C. - Note 4. Setup time for high–level data is an interval between the arrival of the high–level data and the positive–going edge of the clock pulse; this interval being sufficiently long to ensure recognition of the high–level data. - Note 5. Release time for low–level data is an interval between the release of low–level data and the positive–going edge of the clock pulse; this interval being sufficiently short to ensure recognition of the low–level data. ### **Electrical Characteristics**: (Note 6, Note 7) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|-----------------|-----------------------------------------------|-----|------|-------|------| | High-Level Output Voltage | V <sub>OH</sub> | V <sub>CC</sub> = MIN, I <sub>OH</sub> = -1mA | 2.4 | 2.7 | - | V | | Low-Level Output Voltage | V <sub>OL</sub> | V <sub>CC</sub> = MIN, I <sub>OL</sub> = 16mA | - | 0.2 | 0.4 | V | | High-Level Input Current PRE or CLR | I <sub>IH</sub> | $V_{CC} = MAX, V_I = 4.5V$ | - | 8 | 120 | μΑ | | J or K | 1 | | _ | 4 | 80 | μΑ | | All Other | | | _ | 2 | 40 | μΑ | | Low Level Input Current<br>PRE or CLR | I <sub>IL</sub> | $V_{CC} = MAX, V_I = 0.4V$ | _ | -3 | -4.75 | mA | | J or K | 1 | | _ | -2.2 | -3.2 | mA | | All Other | | | _ | -1.1 | -1.6 | mA | | Supply Current | I <sub>CC</sub> | V <sub>CC</sub> = 5V | _ | 17 | 28 | mΑ | - Note 6. .For conditions shown as MIN or MAX, use the appropriate value specified under "Recommended Operation Conditions". - Note 7. All typical values are at $V_{CC} = 5V$ , $T_A = +25$ °C. - Note 5. Not more than one output should be shorted at a time. - Note 6. I<sub>CC</sub> is measured with all inputs grounded and all outputs open. ## <u>Switching Characteristics</u>: $(V_{CC} = 5V, T_A = +25^{\circ}C)$ unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------|------------------|----------------------------------|-----|-----|-----|------| | Propagation Delay Time<br>(From CLK Input to Q or Q Output) | t <sub>PLH</sub> | $R_L = 400\Omega$ , $C_L = 15pF$ | 1 | 9 | 15 | ns | | (From CEX input to Q of Q Output) | t <sub>PHL</sub> | | 1 | 16 | 25 | ns | ### **Function Table (Each Latch):** | Input at t <sub>n</sub> | | Outputs at t <sub>n+1</sub> | | | |-------------------------|----|-----------------------------|------------------|------------------| | JK | J† | K † | Q | Q | | L‡ | Х | Х | Q <sub>n</sub> | $\overline{Q}_n$ | | Н | L‡ | L‡ | $Q_n$ | $\overline{Q}_n$ | | Н | L | Н | L | Н | | Н | Н | L | Н | L | | Н | Н | Н | $\overline{Q}_n$ | $Q_n$ | H = High Level, L = Low Level, X = Irrelevant $t_n$ = Bit time before clock pulse $t_{n+1}$ = Bit time after clock pulse $\dagger = J = J1 \bullet \overline{J2} \bullet J3$ ; $K = \overline{K1} \bullet \overline{K2} \bullet \overline{K3}$ ‡ = These low-levels must be maintained while the clock is low.