## SN5496, SN54LS96, SN7496, SN74LS96 5-BIT SHIFT REGISTERS

SDLS946 - MARCH 1974 - REVISED MARCH 1988

SN5496, SN54LS96 . . . J OR W PACKAGE SN7496 . . . N PACKAGE

SN74LS96 . . . D OR N PACKAGE (TOP VIEW)

U16∏CLR

15 QA

14 🗌 QB

13 🛮 QC

11 🛮 🗓 🗓

10 QE

9 SER

12 GND

CLK []1

A [ 2

B **□** 3

C **□**4

D ∐ 6 E ∏ 7

VCC ☐5

PRE 8

- N-Bit Serial-To-Parallel Converter
- N-Bit Parallel-To-Serial Converter
- N-Bit Storage Register

TYPICAL

TYPE PROPAGATION TYPICAL

DELAY TIME POWER DISSIPATION

96 25 ns 240 mW

'LS96 25 ns 60 mW

#### description

These shift registers consist of five R-S master-slave flip-flops connected to perform parallel-to-serial or serial-to-parallel conversion of binary data. Since both inputs and outputs for all flip-flops are accessible, parallel-in/parallel-out or serial-in/serial-out operation may be performed.

All flip-flops are simultaneously set to a low output level by applying a low-level voltage to the clear input while the preset is inactive (low). Clearing is independent of the level of the clock input.

The register may be parallel loaded by using the clear input in conjunction with the preset inputs. After clearing all stages to low output levels, data to be loaded is applied to the individual preset inputs (A, B, C, D, and E) and a high-level load pulse is applied to the preset enable input. Presetting like clearing is independent of the level of the clock input.

Transfer of information to the outputs occurs on the positive-going edge of the clock pulse. The proper information must be set up at the R-S inputs of each flip-flop prior to the rising edge of the clock input waveform. The serial input provides this information to the first flip-flop, while the outputs of the subsequent flip-flops provide information for the remaining R-S inputs. The clear input must be high and the preset or preset enable inputs must be low when clocking occurs.

#### **FUNCTION TABLE**

|       | INPUTS |   |    |     |    |   |       | OUTPUTS |                 |                 |                 |                |     |
|-------|--------|---|----|-----|----|---|-------|---------|-----------------|-----------------|-----------------|----------------|-----|
| CLEAR | PRESET |   | PF | RES | ET |   |       |         |                 | _               | _               |                |     |
| CLEAR | ENABLE | A | В  | C   | ۵  | E | CLOCK | SERIAL  | QA.             | αB              | ФC              | αD             | ΦĐ  |
| L     | L      | х | Х  | х   | X  | Х | х     | х       | L               | L               | L               | L              | L   |
| L     | ×      | L | L  | L   | L  | Ł | ×     | x       | L               | L               | L               | L              | L   |
| н     | н      | н | н  | Н   | н  | н | ×     | х       | н               | н               | н               | н              | н   |
| н     | н      | L | L  | L   | L  | Ĺ | L     | ×       | QAO             | QBO             | Q <sub>CO</sub> | apo            | QEO |
| н     | н      | н | L  | Н   | L  | Н | L     | х       | н               | 080             | н               | QDO            | н   |
| н     | L      | х | X  | X   | X  | X | L     | х       | Q <sub>AQ</sub> | Q <sub>BO</sub> | Q <sub>C0</sub> | QDO            | QEO |
| н     | L      | х | Х  | X   | X  | х | t     | н       | н               | QAn             | QBn             | $\alpha_{Cn}$  | QDn |
| н     | L      | x | х  | х   | х  | х | 1     | اد      | L               | QAn             | Q <sub>B</sub>  | Q <sub>C</sub> | Qna |

H = high level (steady state), L = low level (steady state)

X = irrelevant (any input, including transistion)

t = transistion from low to high level

### logic symbol<sup>†</sup>



<sup>1</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.





 $Q_{AQ}$ ,  $Q_{BQ}$ , etc. = the level of  $Q_A$ ,  $Q_B$ , etc, respectively before the indicated steady-state input conditions were established.

 $Q_{An}$ ,  $Q_{Bn}$ , etc. = the level of  $Q_A$ ,  $Q_B$ , etc, respectively before the most recent f transistion of the clock.

typical clear, shift, preset, and shift sequences



### logic diagram (positive logic)



## schematics of inputs and outputs









# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      |                |
|---------------------------------------|----------------|
| Input voltage (see Note 2): '96       | 5.5 V          |
| LS96                                  |                |
| Operating free-air temperature: SN54' |                |
| SN74'                                 | 0°C to 70°C    |
| Storage temperature range             | -65°C to 150°C |

NOTES: 1. Voltage values are with respect to network ground terminal.

2. Input voltage must be zero or positive with respect to network ground terminal.

### recommended operating conditions

|                                                         |     | SN5496 |      | SN7496 |     |      |      |
|---------------------------------------------------------|-----|--------|------|--------|-----|------|------|
|                                                         | MIN | NOM    | MAX  | MIN    | NOM | MAX  | UNIT |
| Supply voltage, VCC                                     | 4.5 | 5      | 5.5  | 4.75   | 5   | 5.25 | V    |
| High-level output current, IOH                          |     |        | -400 |        |     | -400 | μА   |
| Low-level output current, IOL                           |     |        | 16   |        |     | 16   | mA   |
| Clock frequency, fclock                                 | 0   |        | 10   | 0      |     | 10   | MHz  |
| Width of clock input pulse, tw(clock)                   | 35  |        |      | 35     |     |      | ns   |
| Width of preset and clear input pulse, tw               | 30  |        |      | 30     |     |      | ns   |
| Serial input setup time, t <sub>SU</sub> (see Figure 1) | 30  |        |      | 30     |     |      | ns   |
| Serial input hold time, th (see Figure 1)               | 0   |        |      | 0      |     |      | ns   |
| Operating free-air temperature, TA                      | -55 |        | 125  | 0      |     | 70   | °c   |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                   |                                | TEST CO                                            | SN5496                                              |     |     | SN7496 |     |       | UNIT |    |
|-----------------|-----------------------------|--------------------------------|----------------------------------------------------|-----------------------------------------------------|-----|-----|--------|-----|-------|------|----|
| FANAMETEN       |                             | 1631 60                        | MIN                                                | TYP                                                 | MAX | MIN | TYP‡   | MAX | 0.411 |      |    |
| VIH             | High-level input voltage    |                                |                                                    |                                                     | 2   |     |        | 2   |       |      | V  |
| VIL             | Low-level input voltage     |                                |                                                    |                                                     |     |     | 0.8    |     |       | 0.8  | V  |
| Voн             | High-level output voltage   |                                | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>1H</sub> = 2 V,<br>I <sub>OH</sub> = -400 μA | 2.4 | 3.4 |        | 2.4 | 3.4   |      | ٧  |
| VOL             | Low-level output voltage    |                                | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>1H</sub> = 2 V,<br>I <sub>OL</sub> = 16 mA   |     | 0.2 | 0.4    |     | 0.2   | 0.4  | ٧  |
| 11              | Input current at maximum    | input voltage                  | VCC = MAX,                                         | V <sub>1</sub> = 5.5 V                              | · . |     | 1      |     |       | 1    | mA |
| Чн              | High-level input current    | any input except preset enable | Vcc = MAX, V <sub>1</sub> = 2.4 V                  |                                                     |     |     | 40     |     |       | 40   | μΑ |
|                 |                             | preset enable                  | 1                                                  |                                                     |     |     | 200    |     |       | 200  | [  |
| IIL.            | Low-level input current     | any input except preset enable | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.4 V      |                                                     |     |     | -1.6   |     |       | -1.6 | mA |
|                 |                             | preset enable                  | 1                                                  |                                                     |     |     | -8     |     |       | 8    |    |
| los             | Short-circuit output currer | nt Š                           | V <sub>CC</sub> = MAX                              |                                                     | -20 |     | -57    | -18 |       | -57  | mA |
| 1 <sub>CC</sub> | Supply current              |                                | VCC = MAX,                                         | See Note 3                                          |     | 48  | 68     |     | 48    | 79   | mA |

<sup>†</sup>For conditions shown at MIN or MAX, use the appropriate value specified under recommended operating conditions.

### switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER                                                                          | TEST CONDITIONS            | MIN | TYP | MAX | UNIT |
|------------------------------------------------------------------------------------|----------------------------|-----|-----|-----|------|
| tplH Propagation delay time, low-to-high-level output from clock                   | C 15 - 5                   |     | 25  | 40  | ns   |
| tpHL Propagation delay time, high-to-low-level output from clock                   | CL = 15 pF,<br>RL = 400 Ω, |     | 25  | 40  | ns   |
| tplH Propagation delay time, low-to-high-level output from preset or preset enable | See Figure 1               |     | 28  | 35  | ns   |
| tpul Propagation delay time, high-to-low-level output from clear                   | 3 See Figure 1             |     |     | 55  | กร   |

<sup>‡</sup>All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. §Not more than one output should be shorted at a time.

NOTE 3: I<sub>CC</sub> is measured with the clear input grounded and all other inputs and outputs open.

### recommended operating conditions

|                                                            |     | SN54LS96 |      |      | SN74LS96 |      |      |  |
|------------------------------------------------------------|-----|----------|------|------|----------|------|------|--|
|                                                            | MIN | NOM      | MAX  | MIN  | NOM      | MAX  | UNIT |  |
| Supply voltage, V <sub>CC</sub>                            | 4.5 | 5        | 5.5  | 4.75 | 5        | 5.25 | V    |  |
| High-level output current, IOH                             |     |          | -400 |      |          | -400 | μА   |  |
| Low-level output current, IOL                              |     |          | 4    |      |          | 8    | mA   |  |
| Clock frequency, f <sub>clock</sub>                        | 0   |          | 25   | 0    |          | 25   | MHz  |  |
| Width of clock input pulse, tw(clock)                      | 20  |          |      | 20   |          |      | ns   |  |
| Width of preset and clear input pulse, t <sub>W</sub>      | 30  |          |      | 30   |          |      | ns   |  |
| Serial input setup time, t <sub>setup</sub> (see Figure 1) | 30  |          |      | 30   |          |      | ns   |  |
| Serial input hold time, thold (see Figure 1)               | 0   |          |      | 0    |          |      | ns   |  |
| Operating free-air temperature, TA                         | -55 |          | 125  | 0    |          | 70   | °C   |  |

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                          |                              |                       | TEST CONDITIONS <sup>†</sup>                                    |                                                       |            | s    | N54 LS | <del>)</del> 6 | SN74LS96 |      |      | UNIT |
|------------------------------------|------------------------------|-----------------------|-----------------------------------------------------------------|-------------------------------------------------------|------------|------|--------|----------------|----------|------|------|------|
|                                    |                              |                       | lesi conditions.                                                |                                                       |            |      | TYP    | MAX            | MIN      | TYP‡ | MAX  | UNII |
| VIH                                | High-level input volt        | age                   |                                                                 |                                                       |            | 2    |        |                | 2        |      |      | V    |
| VIL                                | Low-level input volt         | age                   |                                                                 |                                                       |            |      |        | 0.7            |          |      | 0.8  | V    |
| VIK                                | Input clamp voltage          |                       | V <sub>CC</sub> = MIN,                                          | l <sub>I</sub> = -18 mA                               |            |      |        | -1.5           |          |      | -1.5 | V    |
| VOH High-level output voltage      |                              |                       | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max | V <sub>IH</sub> = 2 V,<br>, I <sub>OH</sub> = -400 μ/ | 4          | 2.5  | 3.5    |                | 2.7      | 3.5  |      | v    |
| Ve. Loudand outside                |                              | VCC = MIN,            | V <sub>IH</sub> = 2 V,                                          | IQL = 4 mA                                            |            | 0.25 | 0.4    |                | 0.25     | 0.4  | v    |      |
| VOL                                | VOL Low-level output voltage |                       | VIL = VIL max                                                   |                                                       | IOL = 8 mA |      |        |                |          | 0.35 | 0.5  |      |
| l <sub>l</sub>                     | Input current at maximum     | Preset enable         | Vcc = MAX.                                                      | VCC = MAX, V <sub>1</sub> = 7 V                       |            |      |        | 0.5            |          |      | 0.5  | mA   |
| ''                                 | input voltage                | All others            |                                                                 |                                                       |            |      |        | 0.1            |          |      | 0.1  |      |
| Luci                               | High-level                   | Preset enable         | V <sub>CC</sub> = MAX,                                          | V. = 27 V                                             |            |      |        | 100            |          |      | 100  | μА   |
| 'IH                                | input current                | All others            | VCC - WAA, V   - 2:/ V                                          |                                                       |            |      |        | 20             |          |      | 20   |      |
| 1                                  | Low-level                    | Preset enable         | V <sub>CC</sub> = MAX, V <sub>1</sub> = 0.4 V                   |                                                       |            |      |        | -2             |          |      | -2   | mA   |
| HL                                 | input current                | All others            | VCC - MAA,                                                      | V   - 0,4 V                                           |            |      |        | -0.4           |          |      | -0.4 |      |
| IOS Short-circuit output current § |                              | V <sub>CC</sub> = MAX |                                                                 |                                                       | -20        |      | -100   | 20             |          | -100 | mA   |      |
| ICC Supply current                 |                              |                       | V <sub>CC</sub> = MAX,                                          | See Note 3                                            |            |      | 12     | 20             |          | 12   | 20   | mA   |

For conditions shown at MIN or MAX, use the appropriate value specified under recommended operating conditions. All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25 \text{ C}$ 

# switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER                                                                          | TEST CONDITIONS         | MIN | TYP | MAX | UNIT |
|------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|------|
| tp_H Propagation delay time, low-to-high-level output from clock                   | C - 15 - 5              |     | 25  | 40  | ns   |
| tpHL Propagation delay time, high-to-low-level output from clock                   | C <sub>L</sub> = 15 pF, |     | 25  | 40  | ns   |
| tPLH Propagation delay time, low-to-high-level output from preset or preset enable | PL = 2 kΩ, See Figure 1 |     | 28  | 35  | ns   |
| tPHL Propagation delay time, high-to-low-level output from clear                   | Sec rigure 1            |     |     | 55  | ns   |

Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 3: ICC is measured with the clear input grounded and all other inputs and outputs open.

### PARAMETER MEASUREMENT INFORMATION



#### LOAD CIRCUIT



#### **VOLTAGE WAVEFORMS**

NOTES: A. Input pulses are supplied by pulse generators having the following characteristics: duty cycle  $\leq$  50%,  $Z_{out} \approx$  50  $\Omega$ ; for '96,  $t_r \leq$  10 ns,  $t_f \leq$  10 ns, and for 'LS96  $t_r =$  15 ns,  $t_f =$  6 ns.

- B. C<sub>L</sub> includes probe and jig capacitance.
- C. All diodes are 1N3064 or equivalent.
- D. Preset may be tested by applying a high-level voltage to the individual preset inputs and pulsing the preset enable or by applying a high-level voltage to the preset enable and pulsing the individual preset inputs.
- E. QA output is illustrated. Relationship of serial input to other Q outputs is illustrated in the typical shift sequence.
- F. Outputs are set to the high level prior to the measurement of tpHt from the clear input.
- G. For '96,  $V_{ref} = 1.5 \text{ V}$ ; for 'LS96  $V_{ref} = 1.3 \text{ V}$ .

FIGURE 1-SWITCHING TIMES







ti.com 18-Mar-2005

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| SN5496J          | LIFEBUY               | CDIP            | J                  | 16   | 1              | TBD                     | Call TI          | Level-NC-NC-NC               |
| SN7496N          | OBSOLETE              | PDIP            | N                  | 16   |                | TBD                     | Call TI          | Call TI                      |
| SN74LS96D        | OBSOLETE              | SOIC            | D                  | 16   |                | TBD                     | Call TI          | Call TI                      |
| SN74LS96DR       | OBSOLETE              | SOIC            | D                  | 16   |                | TBD                     | Call TI          | Call TI                      |
| SN74LS96J        | OBSOLETE              | CDIP            | J                  | 16   |                | TBD                     | Call TI          | Call TI                      |
| SN74LS96N        | OBSOLETE              | PDIP            | N                  | 16   |                | TBD                     | Call TI          | Call TI                      |
| SN74LS96N3       | OBSOLETE              | PDIP            | N                  | 16   |                | TBD                     | Call TI          | Call TI                      |
| SNJ5496J         | LIFEBUY               | CDIP            | J                  | 16   | 1              | TBD                     | Call TI          | Level-NC-NC-NC               |
| SNJ5496W         | LIFEBUY               | CFP             | W                  | 16   | 1              | TBD                     | Call TI          | Level-NC-NC-NC               |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated