# LM1818 Electronically Switched Audio Tape System

## **General Description**

The LM1818 is a linear integrated circuit containing all of the active electronics necessary for building a tape recorder deck (excluding the bias oscillator). The electronic functions on the chip include: a microphone and playback preamplifier, record and playback amplifiers, a meter driving circuit, and an automatic input level control circuit. The IC features complete internal electronic switching between the record and playback modes of operation. The multipole switch used in previous systems to switch between record and playback modes is replaced by a single pole switch, thereby allowing for more flexibility and reliability in the recorder design.\*

\*Monaural operation, Figure 9.

#### **Features**

- Electronic record/play switching
- 85 dB power supply rejection
- Motional peak level meter circuitry
- Low noise preamplifier circuitry
- 3.5V to 18V supply operation
- Provision for external low noise input transistor

# **Typical Applications**



FIGURE 1. Stereo Application Circuit (Left Channel Shown),  $V_S=15V$ 

Order Number LM1818N See NS Package Number N20A

© 1995 National Semiconductor Corporation TL/H/7894

RRD-B30M115/Printed in U. S. A.

# **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 18V Package Dissipation, (Note 1) 1560 mW Storage Temperature  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ 

 $\begin{array}{lll} \mbox{Operating Temperature} & 0\mbox{°C to} + 70\mbox{°C} \\ \mbox{Junction Temperature} & 150\mbox{°C} \\ \mbox{Minimum Voltage on Any Pin} & -0.1\mbox{ V}_{DC} \\ \mbox{Maximum Voltage on Pins 2 and 5} & 0.1\mbox{ V}_{DC} \\ \mbox{Maximum Current Out of Pin 14} & 5\mbox{ mA}_{DC} \\ \mbox{Lead Temperature (Soldering, 10 sec.)} & 260\mbox{°C} \\ \end{array}$ 

# **Electrical Characteristics** $V_{CC} = 6V$ , $T_A = 25$ °C, See Test Circuits (*Figures 2* and *3*)

| Parameter                                                    | Conditions                                                                                                   | Min | Тур  | Max | Units            |
|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------|-----|------------------|
| Operating Supply Voltage Range                               |                                                                                                              | 3.5 |      | 18  | V <sub>DC</sub>  |
| Supply Current                                               | Test Circuit (Figure 2)                                                                                      |     | 5    | 12  | mA               |
| Turn-ON Time                                                 | Externally Programmable                                                                                      | 50  | 400  |     | ms               |
| Playback Signal to Noise                                     | DIN Eq. (3180 and 120 $\mu$ s), 20–20 kHz, R <sub>S</sub> = 0, Unweighted, V <sub>REF</sub> = 1 mV at 400 Hz |     | 74   |     | dB               |
| Record Signal to Noise                                       | Flat Gain, 20–20 kHz, $R_S = 0$ , ALC OFF, $V_{REF} = 1$ mV at 1 kHz, Unweighted                             |     | 69   |     | dB               |
| Fast Turn-ON Charging Current                                | Pins 16 and 17                                                                                               |     | 200  |     | μΑ               |
| Record and Playback Preamplifier Open Loop Voltage Gain      | f = 100 Hz                                                                                                   | a   | 100  |     | dB               |
| Preamplifier Input Impedance                                 | Pin 16 or Pin 17                                                                                             |     | 50   |     | kΩ               |
| Preamplifier Input Referred PSRR                             | 1 kHz — Flat Gain                                                                                            |     | 85   |     | dB               |
| Bias Voltage on Pin 18 in Play Mode or Pin 15 in Record Mode |                                                                                                              |     | 0.5  |     | V                |
| Monitor Amplifier Input<br>Bias Current                      | Pins 11 and 12                                                                                               |     | 0.5  |     | μΑ               |
| Monitor Amplifier Open<br>Loop Voltage Gain                  | Record or Playback, f = 100 Hz                                                                               |     | 80   |     | dB               |
| Monitor Output Current Capability                            | Pins 9 and 10, Source Current Available                                                                      | 400 | 750  |     | μΑ               |
| Monitor Amplifier Output Swing                               | R <sub>L</sub> = 10k, AC Load                                                                                | 1.2 | 1.65 |     | Vrms             |
| THD, All Amplifiers                                          | At 1 kHz, 40 dB Closed Loop Gain                                                                             |     | 0.05 |     | %                |
| Record-Playback Switching Time                               | As in Test Circuit                                                                                           |     | 50   |     | ms               |
| Input ALC Range                                              | $\Delta V_{IN}$ for $\Delta V_{OUT} = 8$ dB                                                                  |     | 40   |     | dB               |
| Input Voltage on ALC Pin for<br>Start of ALC Action          |                                                                                                              |     | 25   |     | mVrms            |
| ALC Input Impedance                                          |                                                                                                              |     | 2    |     | kΩ               |
| ALC Attack Time                                              | C13 = 10 μF                                                                                                  |     | 7    |     | ms               |
| ALC Decay Time                                               | R17 = ∞, C13 = 10 μF                                                                                         |     | 30   |     | sec              |
| Meter Output Gain                                            | 100 mVrms at 1 kHz into Pin 4                                                                                |     | 800  |     | mV <sub>DC</sub> |
| Meter Output Current Capability                              |                                                                                                              | 2   |      |     | mA <sub>DC</sub> |

Note 1: For operation in ambient temperatures above 25°C, the device must be derated based on a 150°C maximum junction temperature and a thermal resistance of 80°C/W junction to ambient.







## **Typical Performance Characteristics**







TL/H/7894-5

# **Application Hints**

#### **PREAMPLIFIERS** (Figure 5)

There are 2 identical preamplifiers with 1 common output pin on the IC. One amplifies low level inputs such as a microphone in the record mode and another amplifies the signal from the playback head in the playback mode. The amplifiers use a common capacitor, C6, to set the low frequency pole of the closed loop responses. On the playback amplifier, the collector of the input device is made available so that an external low noise device can be connected in critical applications. When using an external low noise transistor, pins 17 and 18 of the IC are shorted together to ensure that the internal input transistor is turned OFF and the external transistor's collector is tied to pin 19. The input and feedback connections are now made to the external input transistor. The amplifiers are stable for all gains above 5 and have a typical open loop gain of 100 dB. R8 and R9 enable C6 to be quickly charged and set the DC gain. Internal biasing provides a DC voltage independent of temperature at pin 17 so that the preamplifier DC output will remain relatively constant with temperature. Supply decoupling is provided by an internal regulator. Additional decoupling can be added for the input stages by increasing the size of the capacitor on pin 20 of the IC. A fast charging circuit is connected to the preamplifiers' input capacitors (pins 16 and 17) to decrease the turn-ON time. Larger input capacitors decrease the noise by reducing the source impedance at lower frequencies where 1/f noise current produces an input noise voltage. The input resistance of the preamplifiers is typically 50 k $\Omega$ .

#### Quiescent DC Output Voltage

R3

$$V_{DC} = \left(1 + \frac{R9}{R8}\right) (0.5 - 50 \times 10^{-6} R2) V \text{ if } R2 + R3 > 10 R_{E}$$

where 
$$R_E = \frac{R8R9}{R8 + R9}$$

#### AC Voltage Gain

$$A_{AC} = \frac{R4 + \frac{R3}{1 + sC5R3}}{R2} + 1$$

$$A_{AC} = \frac{\frac{1}{2\pi R3C5}}{\frac{2\pi (R9)(R8) C6}{1 + \frac{R4 + R3}{R2}}} + \frac{1}{\frac{2\pi R4C5}{R2}}$$

TL/H/7894-7

TL/H/7894-6 FIGURE 5. Preamplifier

## **Application Hints** (Continued)

## MONITOR AND RECORD AMPLIFIERS (Figure 6)

The monitor and record amplifiers share common input and feedback connections but have separate outputs. During playback, the input signal is amplified and appears only at the playback monitor output. Because the outputs are separate, different feedback components can be used and, as a result, totally different responses can be set. The amplifiers are stable for all closed loop gains above 3 and have an open loop gain of typically 80 dB. The outputs are capable of supplying a minimum of 400  $\mu\mathrm{A}$  into a load and swing within 500 mV of either  $V_{CC}$  or ground. If more than 400  $\mu\mathrm{A}$  is needed to drive a load, an external pull-up resistor on the output of these amplifiers can increase the load driving capability.

#### **AUTOMATIC LEVEL CONTROL—ALC** (Figure 7)

The automatic level control provides a constant output level for a wide range of record source input levels. The ALC works on the varying impedance characteristic of a saturat-

ed transistor. The impedance of the saturated transistor forms a voltage divider with the source impedance of a series resistor (R1 in  $Figure\ 9$ ). The input signal is decreased as the ALC transistor is increasingly forward biased. The ALC transistor will be forward biased when the preamplifiers's AC output (pin 14), coupled to the combination ALC-meter drive input (pin 4) reaches 40 mV peak (25 mVrms). The gain of the ALC loop is such that a preamp input signal increase of 10 dB will result in a 2 dB increase on the AC output of the preamplifier. If greater than 25 mVrms is desired at the output of the preamp, a series resistor can be added between the preamp output coupling capacitor and the ALC input (pin 4). The input impedance of the ALC circuit is 2 k $\Omega$ ; therefore, if a 2 k $\Omega$  series resistor is added, ALC action will begin at 50 mVrms.

The ALC memory capacitor connected to pin 6 has the additional function of amplifier anti-pop control; for this reason, it is necessary that a capacitor be connected to pin 6 even if ALC is not used.



FIGURE 6. Monitor Amplifier

TL/H/7894-8

# **Application Hints** (Continued)



FIGURE 7. Auto Level-Meter Circuit

#### TL/H/7894-9

# METER DRIVING—MOTIONAL PEAK LEVEL

RESPONSE (Figure 7)

The meter drive output (pin 8) is capable of supplying 1–2 mA at a filtered DC voltage that is typically equal to 10 times the RMS value of the signal applied to the ALC-meter drive input (pin 4). The RC network connected to pin 7 of the IC determines the memory constant of the meter circuit. It is therefore possible to store the peak input signal by giving this RC network a long time constant, or read the instantaneous signal level by giving this RC network a very short time constant (i.e., no capacitor). This memory capacitor is discharged within the integrated circuit at a discharge rate related to the DC level on the meter output pin. When the

meter output pin is between 0 V<sub>DC</sub> and 0.7 V<sub>DC</sub> there is a 50  $\mu A$  discharge current; when the pin is between 0.7V and 1.1V there is no internal discharge current; and when the voltage on pin 8 is greater than 1.1V there is a discharge equivalent to a 3.3k resistor across the memory capacitor. These different discharge rates allow the meter circuit to display fast, accurate responses on the lower portion of the meter display, slow responses in the higher portion of the meter display, and rapid discharge when the voltage is above the maximum reading the meter can display. The resistor in series with the meter can be adjusted such that the previously mentioned responses coincide with the proper points (0 VU and +3 VU) on the meter scale.

## **Application Hints** (Continued)

#### **Anti-Pop Circuitry** (Figure 8)

The capacitor on pin 3 is used in a time delay system in conjunction with C13, the ALC capacitor, to suppress pops when switching between record and playback. Figure 8 illustrates how this is done. The output amplifier, either record or playback, is shut off prior to switching and carefully rebiased after switching takes place. It is therefore required that a proper ratio is selected between the ALC capacitor and the logic input RC time constant. The ALC capacitor must be discharged to 0.7V within the time it takes the logic input capacitor to: 1) charge from  $V_{\mbox{\footnotesize{CC}}}/2$  to 0.7  $V_{\mbox{\footnotesize{CC}}}$  when switching from record to playback, or 2) discharge from V<sub>CC</sub>/2 to 0.3 V<sub>CC</sub> when switching from playback to record. These times would normally be similar; however, the ALC capacitor can be charged to a different initial value depending upon the input to the ALC circuit. The maximum value to which the ALC memory capacitor will normally charge is 3.2V, therefore, the maximum time allowed for discharging C13 is given by:

$$t1 = \frac{(C13 \times \Delta V)}{I_1} = C13 \frac{(3.2V - 0.7V)}{350 \ \mu A}$$
$$= C13 \times 7.2 \times 10^4$$

If C13 = 10 
$$\mu$$
F, t1 = 72 ms

It is now necessary to determine the minimum value for the R/P logic capacitor. This is done by computing the time between the 2 voltage switching points using the exponential equations for a single RC network.

t2 = R13 C11 In 
$$\left[\frac{V_{CC}}{0.3 \, V_{CC}}\right]$$
 -

R13 C11 In 
$$\left[ \frac{V_{CC}}{0.5 \, V_{CC}} \right] = 0.51 \, R13 \, C11$$

To be sure that C13 is completely discharged, let t2 > t1.

R13 C11 
$$> \frac{t1}{0.51} = \frac{(72 \text{ ms})}{0.51} = 141 \text{ ms}$$

If C11 = 10 
$$\mu$$
F, R13 = 15  $k\Omega$ 

R13 should be kept to a value less than 50  $k\Omega$  to insure that bias current existing from pin 3 does not cause an offset voltage above 200 mV. Typically this bias current is less than 3  $\mu\text{A}.$ 

#### **Record Playback Switch**

When the voltage on pin 3 of the IC is greater than 0.5  $V_{CC}$ , the internal record-playback switch switches into the playback mode. During playback the record preamplifier remains partially biased but the input signal to this preamp does not appear at the preamplifier output. In addition, during the playback mode, the record monitor output (pin 9) is disabled and the ALC circuit operates to minimize the signal into the record preamp input. The meter circuit is operational in the playback as well as the record mode. Similarly, during the record mode, the playback preamp input is ignored and the playback monitor output is disabled. In addition, a pin is available to hold one side of the record head at ground potential while sinking up to 500  $\mu$ A of AC bias and record current.



FIGURE 8A. Anti-Pop Circuit

TL/H/7894-10

# Application Hints (Continued) EXTERNAL R/P SWITCH VCC PIN3 0.7 VCC LOGIC 0.5 VCC CAP 0.3 VCC PIN 6 ALC CAP 0.7V PREAMP OUTPUT PIN 14 PLAY MONITOR OUTPUT PIN 9 PLAY MONITOR OUTPUT PIN 9

FIGURE 8B. Waveform for Anti-Pop Circuit

TL/H/7894-11

# External Components (Refer to Figure 9, Monaural Application Circuit)

| Component                  | External Component Function                                                                                                                                                                                                                                                                            | Normal Range of Value                                           |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| R1                         | Used in conjunction with varying impedance of pin 5, forming a resistor divider network to reduce input level in automatic level control circuit.                                                                                                                                                      |                                                                 |  |
| C2                         | Forms a noise reduction system by varying bandwidth as a function of the changing impedance on pin 5. With a small input signal, the bandwidth is reduced by R1 and C2. As the input level increases, so does the bandwidth.                                                                           | 0.01 μF-0.5 μF                                                  |  |
| C1, C3                     | Coupling capacitors. Because these are part of the source impedance, it is important to use the larger values to keep low frequency source impedance at a minimum.                                                                                                                                     | 0.5 μF-10 μF                                                    |  |
| C4                         | Radio frequency interference roll-off capacitor                                                                                                                                                                                                                                                        | 100 pF-300 pF                                                   |  |
| R2<br>R3<br>R4<br>C5       | Playback response equalization. C5 and R3 form a pole in the amplifier response at 50 Hz. C5 and R4 form a zero in the response at 1.3 kHz for 120 $\mu$ s equalization and 2.3 kHz for 70 $\mu$ s equalization.                                                                                       | 50Ω-200Ω<br>47 kΩ-3.3 MΩ<br>2 kΩ-200 kΩ                         |  |
| R5<br>R6                   | Microphone preamplifier gain equalization                                                                                                                                                                                                                                                              | 50Ω-200Ω<br>5 kΩ-200 kΩ                                         |  |
| R7<br>R8<br>R9<br>C6<br>C7 | DC feedback path. Provides a low impedance path to the negative input in order to sink the 50 μA negative input amplifier current. C6, R9, R7 and C7 provide isolation from the output so that adequate gain can be obtained at 20 Hz. This 2-pole technique also provides fast turn-ON settling time. | 0-2 kΩ<br>200Ω-5 kΩ<br>1 kΩ-30 kΩ<br>200 μF-1000 μF<br>0-100 μF |  |
| C8                         | Preamplifier output to monitor amplifier input coupling                                                                                                                                                                                                                                                | 0.05 μF-1 μF                                                    |  |
| C9                         | ALC coupling capacitor. Note that ALC input impedance is 2 $k\Omega$                                                                                                                                                                                                                                   | 0.1 μF-5 μF                                                     |  |
| R10<br>R11<br>R12<br>C10   | These components bias the monitor amplifier output to half supply since the amplifier is unity gain at DC. This allows for maximum output swing on a varying supply.                                                                                                                                   | 10 kΩ-100 kΩ<br>10 kΩ-100 kΩ<br>10 kΩ-100 kΩ<br>1 μF-100 μF     |  |

| Component                | Exponentially falling or rising signal on pin 3 determines sequencing, time                                                                                  |                                                     |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| C11<br>R13               |                                                                                                                                                              |                                                     |
| R14<br>R15<br>R16<br>C12 | R16, R14 and C12 determine monitor amplifier response in the play mode.<br>R15, R14 and C12 determine monitor amplifier response in the record mode.         | 1k-100k<br>30 kΩ-3 MΩ<br>30 kΩ-3 MΩ<br>0.1 μF-20 μF |
| C13<br>R17               | Determines decay response on ALC characteristic and reduces amplifier pop                                                                                    | 5 μF−20μF<br>100k−∞                                 |
| C14<br>R18               | Determines time constant of meter driving circuitry                                                                                                          | 0.1 μF−10 μF<br>100k−∞                              |
| R19                      | Meter sensitivity adjust                                                                                                                                     | 10 kΩ−100 kΩ                                        |
| C15                      | Record output DC blocking capacitor                                                                                                                          | 1 μF–10 μF                                          |
| C16                      | Play output DC blocking capacitor                                                                                                                            | 0.1 μF-10 μF                                        |
| C17<br>R21<br>R22        | Changes record output response to approximate a constant current output in conjunction with record head impedance resulting in proper recording equalization | 500 pF-0.1μF<br>5 kΩ-100 kΩ<br>5 kΩ-100 kΩ          |
| C18                      | Preamplifier supply decoupling capacitor. Note that large value capacitor will increase turn-ON time                                                         | 0.1 μF-500 μF                                       |
| C19                      | Supply decoupling capacitor                                                                                                                                  | 100 μF-1000 μF                                      |
| C20                      | Decouples bias oscillator supply                                                                                                                             | 10 μF-500μF                                         |
| R23                      | Allows bias level adjustment                                                                                                                                 | 0–1 kΩ                                              |
| R24                      | Adjusts DC erase current in DC erase machines (for AC erase, see "Stereo Application Circuit," Figure 1)                                                     |                                                     |
| L1<br>C21                | Optional bias trap                                                                                                                                           | 1 mH-30 mH<br>100 pF-2000 pF                        |
| C22                      | Bias Roll-Off                                                                                                                                                | 0.001 μF-0.01 μF                                    |
| H1                       | Record/play head                                                                                                                                             | 100Ω-500Ω;<br>70 mH-300 mH                          |
| H2                       | Erase head (DC type, AC optional)                                                                                                                            | 10Ω-300Ω                                            |





FIGURE 9B. Level Diagram for Monaural Application Circuit



Molded Dual-In-Line Package (N) Order Number LM1818N NS Package Number N20A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408